## Chapter 5 - Group 04

### 5.3.1 Implement the Input Buffer

Q. The use of the flipflops has a disadvantage for the reaction rate of the system. What is that disadvantage and why does it occur?

A. Instead of the sensor inputs directly fed to the controller the values are now only updated on the rising edge of the clock with a delay of 1 clock cycle. Since there are two registers placed in series. This also means that the output would become 1 or 0 for a clock cycle even though the value of the input was only on that level for a very short period of time (shorter than the clock cycle). This delay may cause the robot to react too late to a change in the sensor value.

Q. Is it likely this will be a problem in the robot?

A. No, since the sensor inputs don't change that often compared to the duration of a clock cycle.

#### **Testbench explanation**

A. By creating processes of randomized values and delays for the individual sensor input test values we can check if the behaviour is as expected. We can clearly see the 1 clock cycle delay as well as short spikes in the input signal (way shorter than the clock cycle) right at the rising edge holding or switching the output unexpectedly.



You can see in this example here on 115 ns that the value of sensor\_r\_test is very shortly 1 and since this is at the time the clock updates, res3, which is the sensor r out value of the input buffer, is 1 for a clock cycle.

## 5.3.2 Design and implement the PWM generator

### FSM of PWM generator

frequency signal = 50 Hz, hence one period is 20 ms, 5-10% duty cycle, so pulse width becomes 1-2 ms. If the pulse duration is shorter than 1.5 ms, then the motor turns left. If longer, then the motor turns right.

### FSM diagram:

After the reset is hit we switch from the reset state to the PWM\_HIGH state. We are now generating the pulse. Depending on the 'direction' signal we switch to PWM\_LOW at either 1ms or 2ms. We stay in the PWM\_LOW state until the reset is hit again at the end of the 20ms period.





From the picture above it can be seen that the PWM generator works as intended. When the reset is triggered the PWM generator goes to its reset state and the output is 0. One clock cycle after the reset goes back to 0 the state is PWM\_HIGH with output 1. While direction is 0, this state is held until the counter reaches 1\*10^6 (1 ms) and at the next rising edge of the clock the state goes to PWM\_LOW with output 0. After another reset cycle the generator goes through its reset state to PWM\_HIGH with output 1. While direction is 1, this state is held until the counter reaches 2\*10^6 (2 ms). After the 2 ms the state goes to PWM\_LOW and waits until the next reset.

# 5.3.3 Test the PWM generator



From the picture above it can be seen that the test controller works as intended. The first state is the reset state with output pwm\_reset is 1. After the reset is set to 0 the test controller goes to its wait state with output pwm\_reset = 0. It will stay in this state until count\_in reaches 2\*10^6. After it reaches 2\*10^6 the whole cycle starts over again.



From the picture above it can be seen that the test of the full system works as intended. There is a reset spike every 20ms and when switch is 0, the PWM pulse is 1ms and when switch is 1 the PWM pulse is 2ms.